The User FPGA is configured by a SPI flash. An in-circuit
debugging option is available via the QMC’s JTAG
interface for read back and real-time debugging of the
FPGA design (using the Vivado ILA).
User applications for the TQMC700 with 7A50T FPGA can
be developed using the design software Vivado Design
Suite HL WebPACK Edition.
TEWS offers a well-documented basic FPGA Example
Application design. It includes a constraints file with all
necessary pin assignments and basic timing constraints.
The example design covers the main functionalities of the
TQMC700. It implements PCIe to register mapping and
basic I/O. It comes as a Xilinx Vivado Design Suite project
with source code and as a ready-to-download bit stream.
Leave a comment
Your email address will not be published. Required fields are marked *